# Tri-State Logic Using Vertically Integrated Si–SiGe Resonant Interband Tunneling Diodes With Double NDR

Niu Jin, Student Member, IEEE, Sung-Yong Chung, Student Member, IEEE, Roux M. Heyns, Paul R. Berger, Senior Member, IEEE, Ronghua Yu, Phillip E. Thompson, Senior Member, IEEE, and Sean L. Rommel, Member, IEEE

*Abstract*—A vertically integrated npnp Si-based resonant interband tunneling diode (RITD) pair is realized with low-temperature molecular beam epitaxy by stacking two RITDs with a connecting backward diode between them. The current–voltage characteristics of the vertically integrated RITD pair demonstrates two sequential negative differential resistance regions in the forwardbiasing condition. Tri-state logic is demonstrated by using the vertically integrated RITDs as the drive and an off-chip resistor as the load.

*Index Terms*—Molecular beam epitaxy (MBE), multivalued logic, negative differential resistance (NDR), resonant interband tunneling diodes (RITD), silicon, silicon germanium.

# I. INTRODUCTION

S ultra-large-scale-integration (ULSI) moves toward deepsubmicrometer technology ( $\leq$ 90 nm), chip area, signal delay, and dynamic power dissipation are becoming dominated by interconnections rather than by the intrinsic device speed [1]. Compared to conventional binary logic, multiple valued logic (MVL) has a tremendous potential to overcome the limitations associated with interconnection complexity, because more information can be conveyed by multivalued signals than binary logic, so that fewer interconnects will be required to transmit information [2]. The success of the MVL approach is greatly dependent on the availability of devices which are suitable for MVL operations. Due to the bi-state nature of conventional transistors, the resulting MVL basic building blocks are relatively complex, which would unfavorably increase device count and offset the advantages of MVL. With the unique folded current-voltage

Manuscript received March 1, 2004; revised June 7, 2004. This work was supported in part by the National Science Foundation under Grants ECS-0196208, ECS-0196054, and ECS-0323657, in part by the Office of Naval Research, and in part by The Ohio State University Center for Materials Research. The review of this paper was arranged by Editor E. Sangiorgi.

N. Jin, S.-Y. Chung, and R. M. Heyns are with the Department of Electrical and Computer Engineering, The Ohio State University, Columbus, OH 43210 USA.

P. R. Berger is with the Department of Electrical and Computer Engineering, The Ohio State University, Columbus, OH 43210. He is also with the Smith Laboratory, Department of Physics, The Ohio State University, Columbus, OH 43210 USA (e-mail: pberger@ieee.org).

R. Yu is with Department of Physics, The Ohio State University, Columbus, OH 43210 USA.

P. E. Thompson is with the Naval Research Laboratory, Washington, DC 20375-5347 USA.

S. L. Rommel is with the Microelectronic Engineering, Rochester Institute of Technology, Rochester, NY 14623 USA.

Digital Object Identifier 10.1109/LED.2004.833845

(*I–V*) characteristics, multiple-peaked tunneling diodes are ideal for MVL implementation, because multilevel quantization and switching between several operational points can be very easily obtained. This is clearly evident when a resistive load line or transistor load is placed across multiple negative differential resistance (NDR) peaks.

Since MVL circuitry was demonstrated by using a multiplepeaked resonant tunneling diode (RTD) for the first time [3], many RTD-MVL circuits, such as multivalued memory cell, analog-to-digital converters (ADC), counter, decoder, and programmable logic arrays (PLAs) (see [4] and references therein) with greatly reduced complexity and component count have been reported. Ultrahigh circuit speed is also achievable due to the picosecond switching speed of multiple-peaked RTDs. However, all these above mentioned multiple-peaked RTDs utilize III-V semiconductors, which are not compatible with main stream Si CMOS technology. Only recently have Si-based tunnel diodes been developed that can be epitaxially grown and readily integrated monolithically like their III-V counterparts.

The development of Si-based resonant interband tunneling diodes (RITD) [5]–[7] and successes in their monolithic integration [7]–[9] with CMOS transistors [7] and Si–SiGe heterojunction bipolar transistor (HBT) technology [8] paves the way for highly functional Si-based tunnel diode-transistor circuits. To solve the polarity mismatch between the npn SiGe HBT and the n-on-p RITD vertically above, a reversed-biased Si-backward diode was inserted between the RITD and HBT that effectively serially connects the two vertically stacked devices [8]. In this letter, we report the first double-peaked Si-based tunneling structure, using two vertically stacked RITDs with an Si-based backward diode connecting the top and bottom RITDs, which is suitable for MVL operations. A tri-state logic circuit was then demonstrated using the RITD stack with an external resistor.

## II. EXPERIMENTAL

The generic structure of a single Si-based RITD is shown in Fig. 1(a). The spacer layer sandwiched between the two  $\delta$ -doping spikes is composed of two layers, an intrinsic Si layer of thickness  $L_1$ , which is below the P  $\delta$ -doping layer and an intrinsic Si<sub>0.6</sub>Ge<sub>0.4</sub> layer of thickness  $L_2$  that is above the B  $\delta$ -doping layer. Note that there are thin Si<sub>0.6</sub>Ge<sub>0.4</sub> cladding layers surrounding the B  $\delta$ -doping layer. Strained SiGe has been shown to suppress B diffusion [10]. Thin strained SiGe



Fig. 1. (a) Schematic of the generic Si-based RITD design used in this study. (b) Schematic of the vertically stacked RITD pair using an npnp configuration of two generic Si-based RITDs connected serially by a backward diode.

layers are effective in suppressing B outdiffusion in  $\delta$ -doped structures, so that the sharp B peak can be maintained during post-growth annealing [7]. As a result, RITDs with SiGe cladding can be post-growth annealed at higher temperatures to more effectively remove point defects created within the spacer during LT-MBE. Fewer point defects reduce contributions to the valley current, which leads to a higher peak-to-valley current ratio (PVCR) [7].

Fig. 1(b) shows the structure of the reported vertically stacked RITDs with an npnp configuration. The top RITD and bottom RITD have the same spacer configuration with  $L_1$  of 4 nm and  $L_2$  of 4 nm in order to obtain similar PVCR and peak current density  $(J_p)$  values. Note there is a backward diode between the top diode and bottom RITD, which will be reverse biased during active operation, that effectively connects the top RITD and bottom RITD as a small series resistance, under the forward biasing condition for the vertically stacked RITDs.

The entire vertically integrated RITD pair was grown by molecular beam epitaxy (MBE) using elemental Si and Ge in electron-beam sources on 75-mm B-doped  $(\rho = 0.015 - 0.04 \ \Omega \cdot cm)$  Si (100) wafers. The doping levels for both  $n^+$  and  $p^+$  layers are  $5 \times 10^{19}$  cm<sup>-3</sup>, while both the B and P  $\delta$ -doping sheet concentrations were maintained at  $1 \times 10^{14}$  cm<sup>-2</sup>. Prior to device fabrication, portions of the grown wafers were rapid thermal annealed (RTA) using a forming gas ambient  $(N_2/H_2)$  in a Modular Process Technology corporation RTP-600S furnace at various temperatures for 1 min. Ti/Au dots with various diameters were patterned on the surface of the wafers via standard contact lithography and liftoff. A buffered oxide etch was used prior to metallization. Using the metal dots as a self-aligned mask, HF/HNO<sub>3</sub> wet etching was performed to isolate the diodes into mesas. Finally, a Ti/Au backside contact was evaporated on all of the samples.

#### **III. RESULTS AND DISCUSSIONS**

Fig. 2 shows the room-temperature current–voltage (*I–V*) characteristics of a vertically integrated RITD pair with the best combination of PVCR using an 825 °C, 1-min anneal. Double NDR regions in the forward-biasing condition were observed, with one diode showing a PVCR of 3.25 and  $J_p$  of 0.37 kA/cm<sup>2</sup>, and another diode showing a PVCR of 3.21 with  $J_p$  of 0.39 kA/cm<sup>2</sup>.



Fig. 2. Measured room-temperature *I*–*V* characteristics of a 50  $\mu$ m-diameter vertically stacked RITD pair, "discrete" upper and lower RITDs, and backward diode all annealed at 825 °C for 1 min.

Note, the peak voltage of the first NDR region occurs around 1.2 V, which is much higher than the 0.1–0.2 V observed for prior discrete RITDs [5]-[7]. Hysteresis was observed when the voltage was swept forward and backward, which is also indicative of a large series resistance [11]. To properly identify the specific contribution to the double NDR and large series resistance by the upper RITD, lower RITD and backward diode, etching was performed to isolate each p-n junction. The I-Vcharacteristics of both "discrete" RITDs are also plotted in Fig. 2 for comparison. The discrete upper and lower RITD exhibit almost identical I-V characteristics with their peak voltage around 0.2 V. The upper RITD shows a slightly lower peak current, therefore it will reach the bias state for NDR before the lower RITD in the integrated RITD pair and manifest as the first measured NDR for the vertical pair. The I-V characteristic of the "discrete" backward diode, Fig. 2, confirms that the large nonlinear series resistance in the integrated RITD pair causing the peak voltage shift and hysteresis originated from the reverse-biased backward diode.

To demonstrate tri-state logic, the vertically stacked RITD pair was combined with a resistor. The stacked RITD operated as the drive and a 1-k $\Omega$  off-chip resistor as the load, as shown schematically in Fig. 3(a). The load line analysis of the circuit with a representative stacked RITD pair and  $1-k\Omega$  resistor is shown in Fig. 3(b). The initial operating point of the tri-state latch is P1 by biasing  $V_{\mathrm{pulse}}$  with a dc bias of 5.8 V, a positive triggering pulse is then fed to the resistor to momentarily lift the load line past the first peak and the operating point is moved to P2 at the trailing edge of the pulse. Note, that during this "write" operation,  $V_{\rm out}$  deviates slightly from P2, until  $V_{\rm pulse}$  is returned to its quiescent state of 5.8 V. An even higher triggering pulse then allows P3 to be accessed. Similarly, negative pulses superimposed on the dc bias of 5.8 V can lower the load line past the valley region and shift the operating point backward, stepping down from P3 to P2 or P1. Fig. 3(c) shows the resulting waveform of the state transitions from "0" to "1," "1" to "2," "2" to "1," and "1" to "0," effectively demonstrating the tri-state latching operation. The "0," "1," and "2" latched states correspond to 1.05, 1.55, and 2.04 V, respectively. Note, the intermediary point P2 can be bypassed when moving between states



Fig. 3. (a) Circuit schematics of tri-state latch. (b) Load line analysis of the circuit with a representative vertically stacked RITD pair as the drive and a 1-k $\Omega$  resistor as the load. (c) Oscilloscope capture of the resulting waveform with  $V_{\text{pulse}}$  and  $V_{\text{out}}$  showing tri-state logic functionality.

P1 and P3, although this operation is not shown here. Intrinsic switching speeds were not evaluated at this time as the circuit should be limited by the parasitics associated with the external resistance and capacitance.

The noise margin of each state was defined as the minimum value of the current difference between the operating point and peak, and the current difference between operating point and valley [12]. In this presented circuit using a dc bias of 5.8 V, the noise margin for states "0," "1," and "2" were estimated to be 2.36, 2.05, and 1.42 mA, respectively. Therefore, the noise margin of this circuit is equal to 1.42 mA, which is limited by the state "2." By increasing the dc bias to 6.3 V and therefore equalizing the noise margin of states "0" and "2," this circuit would have a maximum noise margin of 1.88 mA. Using a constant current source as the load should further improve the noise margin up to half of the peak and valley current difference.

## **IV. CONCLUSION**

Vertically integrated npnp Si-based resonant interband tunneling diode (RITD) pairs were successfully built with double NDR regions under forward bias. Tri-state logic was demonstrated by a breadboarded circuit using the vertically integrated RITD pair as the drive and an off-chip resistor as the load.

#### REFERENCES

G. A. Sai-Halasz, "Performance trends in high-end processors," *Proc. IEEE*, vol. 83, pp. 20–36, Jan. 1995.

- K. C. Smith, "The prospects for multivalued logic: a technology and application view," *IEEE Trans. Comput.*, vol. C-30, pp. 619–634, 1981.
  R. C. Potter, A. A. Lakhani, and H. Hier, "Three and six logic states
- [3] R. C. Potter, A. A. Lakhani, and H. Hier, "Three and six logic states by the vertical integration of InAlAs–InGaAs resonant tunneling structures," *J. Appl. Phys.*, vol. 64, pp. 3735–3736, 1988.
- [4] H. C. Lin, "Resonant tunneling diodes for multivalued digital applications," in *Proc. Int. Symp. Multiple-Valued Logic*, 1994, pp. 188–195.
- [5] S. L. Rommel, T. E. Dillon, M. W. Dashiell, H. Feng, J. Kolodzey, P. R. Berger, P. E. Thompson, K. D. Hobart, R. Lake, A. C. Seabaugh, G. Klimeck, and D. K. Blanks, "Room temperature operation of epitaxially grown Si–Si<sub>0.5</sub>Ge<sub>0.5</sub>–Si resonant interband tunneling diodes," *Appl. Phys. Lett.*, vol. 73, pp. 2191–2193, 1998.
- [6] R. Duschl and K. Eberl, "Physics and applications of Si/SiGe/Si resonant interband tunneling diodes," *Thin Solid Films*, vol. 380, pp. 151–153, 2000.
- [7] N. Jin, S.-Y. Chung, A. T. Rice, P. R. Berger, P. E. Thompson, C. Rivas, R. Lake, S. Sudirgo, J. J. Kempisty, B. Curanovic, S. L. Rommel, K. D. Hirschman, S. K. Kurinec, P. H. Chi, and D. S. Simons, "Diffusion barrier cladding in Si–SiGe resonant interband tunneling diodes and their patterned growth on PMOS source/drain regions," *IEEE Trans. Electron Devices*, vol. 50, pp. 1876–1884, Oct., 2003.
- [8] S.-Y. Chung, N. Jin, P. R. Berger, R. Yu, P. E. Thompson, R. Lake, S. L. Rommel, and S. K. Kurinec, "Three-terminal Si-based negative differential resistance circuit element with adjustable peak-to-valley current ratios using a monolithic vertical integration," *Appl. Phys. Lett.*, vol. 84, pp. 2688–2690, 2004.
- [9] N. Jin, P. R. Berger, S. L. Rommel, P. E. Thompson, and K. D. Hobart, "A pnp Si resonant interband tunnel diode with symmetrical NDR," *Electron. Lett.*, vol. 37, pp. 1412–1414, 2001.
- [10] N. Moriya, L. C. Feldman, H. S. Luftman, C. A. King, J. Bevk, and B. Freer, "Boron diffusion in Si<sub>1-x</sub>Ge<sub>x</sub> epitaxial layers," *Phys. Rev. Lett.*, vol. 71, pp. 883–886, 1993.
- [11] T. H. Kuo, H. C. Lin, R. C. Potter, and D. Shupe, "Analysis of the hysteresis in the *I–V* characteristics of vertically integrated, multipeaked resonant-tunneling diodes," *J. Appl. Phys.*, vol. 68, pp. 2496–2498, 1990.
- [12] S.-J. Wei and H. C. Lin, "Multivalued SRAM cell using resonant tunneling diodes," *IEEE J. Solid-State Circuits*, vol. 27, pp. 212–216, Feb. 1992.